; NOTE: Assertions have been autogenerated by utils/update_test_checks.py ; RUN: opt < %s -instsimplify -S | FileCheck %s define i64 @pow2(i32 %x) { ; CHECK-LABEL: @pow2( ; CHECK-NEXT: [[NEGX:%.*]] = sub i32 0, %x ; CHECK-NEXT: [[X2:%.*]] = and i32 %x, [[NEGX]] ; CHECK-NEXT: [[E:%.*]] = zext i32 [[X2]] to i64 ; CHECK-NEXT: ret i64 [[E]] ; %negx = sub i32 0, %x %x2 = and i32 %x, %negx %e = zext i32 %x2 to i64 %nege = sub i64 0, %e %e2 = and i64 %e, %nege ret i64 %e2 } define i64 @pow2b(i32 %x) { ; CHECK-LABEL: @pow2b( ; CHECK-NEXT: [[SH:%.*]] = shl i32 2, %x ; CHECK-NEXT: [[E:%.*]] = zext i32 [[SH]] to i64 ; CHECK-NEXT: ret i64 [[E]] ; %sh = shl i32 2, %x %e = zext i32 %sh to i64 %nege = sub i64 0, %e %e2 = and i64 %e, %nege ret i64 %e2 } define i32 @sub_neg_nuw(i32 %x, i32 %y) { ; CHECK-LABEL: @sub_neg_nuw( ; CHECK-NEXT: ret i32 %x ; %neg = sub nuw i32 0, %y %sub = sub i32 %x, %neg ret i32 %sub } define i1 @and_of_icmps0(i32 %b) { ; CHECK-LABEL: @and_of_icmps0( ; CHECK-NEXT: ret i1 false ; %1 = add i32 %b, 2 %2 = icmp ult i32 %1, 4 %cmp3 = icmp sgt i32 %b, 2 %cmp = and i1 %2, %cmp3 ret i1 %cmp } define i1 @and_of_icmps1(i32 %b) { ; CHECK-LABEL: @and_of_icmps1( ; CHECK-NEXT: ret i1 false ; %1 = add nsw i32 %b, 2 %2 = icmp slt i32 %1, 4 %cmp3 = icmp sgt i32 %b, 2 %cmp = and i1 %2, %cmp3 ret i1 %cmp } define i1 @and_of_icmps2(i32 %b) { ; CHECK-LABEL: @and_of_icmps2( ; CHECK-NEXT: ret i1 false ; %1 = add i32 %b, 2 %2 = icmp ule i32 %1, 3 %cmp3 = icmp sgt i32 %b, 2 %cmp = and i1 %2, %cmp3 ret i1 %cmp } define i1 @and_of_icmps3(i32 %b) { ; CHECK-LABEL: @and_of_icmps3( ; CHECK-NEXT: ret i1 false ; %1 = add nsw i32 %b, 2 %2 = icmp sle i32 %1, 3 %cmp3 = icmp sgt i32 %b, 2 %cmp = and i1 %2, %cmp3 ret i1 %cmp } define i1 @and_of_icmps4(i32 %b) { ; CHECK-LABEL: @and_of_icmps4( ; CHECK-NEXT: ret i1 false ; %1 = add nuw i32 %b, 2 %2 = icmp ult i32 %1, 4 %cmp3 = icmp ugt i32 %b, 2 %cmp = and i1 %2, %cmp3 ret i1 %cmp } define i1 @and_of_icmps5(i32 %b) { ; CHECK-LABEL: @and_of_icmps5( ; CHECK-NEXT: ret i1 false ; %1 = add nuw i32 %b, 2 %2 = icmp ule i32 %1, 3 %cmp3 = icmp ugt i32 %b, 2 %cmp = and i1 %2, %cmp3 ret i1 %cmp } define i1 @or_of_icmps0(i32 %b) { ; CHECK-LABEL: @or_of_icmps0( ; CHECK-NEXT: ret i1 true ; %1 = add i32 %b, 2 %2 = icmp uge i32 %1, 4 %cmp3 = icmp sle i32 %b, 2 %cmp = or i1 %2, %cmp3 ret i1 %cmp } define i1 @or_of_icmps1(i32 %b) { ; CHECK-LABEL: @or_of_icmps1( ; CHECK-NEXT: ret i1 true ; %1 = add nsw i32 %b, 2 %2 = icmp sge i32 %1, 4 %cmp3 = icmp sle i32 %b, 2 %cmp = or i1 %2, %cmp3 ret i1 %cmp } define i1 @or_of_icmps2(i32 %b) { ; CHECK-LABEL: @or_of_icmps2( ; CHECK-NEXT: ret i1 true ; %1 = add i32 %b, 2 %2 = icmp ugt i32 %1, 3 %cmp3 = icmp sle i32 %b, 2 %cmp = or i1 %2, %cmp3 ret i1 %cmp } define i1 @or_of_icmps3(i32 %b) { ; CHECK-LABEL: @or_of_icmps3( ; CHECK-NEXT: ret i1 true ; %1 = add nsw i32 %b, 2 %2 = icmp sgt i32 %1, 3 %cmp3 = icmp sle i32 %b, 2 %cmp = or i1 %2, %cmp3 ret i1 %cmp } define i1 @or_of_icmps4(i32 %b) { ; CHECK-LABEL: @or_of_icmps4( ; CHECK-NEXT: ret i1 true ; %1 = add nuw i32 %b, 2 %2 = icmp uge i32 %1, 4 %cmp3 = icmp ule i32 %b, 2 %cmp = or i1 %2, %cmp3 ret i1 %cmp } define i1 @or_of_icmps5(i32 %b) { ; CHECK-LABEL: @or_of_icmps5( ; CHECK-NEXT: ret i1 true ; %1 = add nuw i32 %b, 2 %2 = icmp ugt i32 %1, 3 %cmp3 = icmp ule i32 %b, 2 %cmp = or i1 %2, %cmp3 ret i1 %cmp } define i32 @neg_nuw(i32 %x) { ; CHECK-LABEL: @neg_nuw( ; CHECK-NEXT: ret i32 0 ; %neg = sub nuw i32 0, %x ret i32 %neg } define i1 @and_icmp1(i32 %x, i32 %y) { ; CHECK-LABEL: @and_icmp1( ; CHECK-NEXT: [[TMP1:%.*]] = icmp ult i32 %x, %y ; CHECK-NEXT: ret i1 [[TMP1]] ; %1 = icmp ult i32 %x, %y %2 = icmp ne i32 %y, 0 %3 = and i1 %1, %2 ret i1 %3 } define i1 @and_icmp2(i32 %x, i32 %y) { ; CHECK-LABEL: @and_icmp2( ; CHECK-NEXT: ret i1 false ; %1 = icmp ult i32 %x, %y %2 = icmp eq i32 %y, 0 %3 = and i1 %1, %2 ret i1 %3 } define i1 @or_icmp1(i32 %x, i32 %y) { ; CHECK-LABEL: @or_icmp1( ; CHECK-NEXT: [[TMP1:%.*]] = icmp ne i32 %y, 0 ; CHECK-NEXT: ret i1 [[TMP1]] ; %1 = icmp ult i32 %x, %y %2 = icmp ne i32 %y, 0 %3 = or i1 %1, %2 ret i1 %3 } define i1 @or_icmp2(i32 %x, i32 %y) { ; CHECK-LABEL: @or_icmp2( ; CHECK-NEXT: ret i1 true ; %1 = icmp uge i32 %x, %y %2 = icmp ne i32 %y, 0 %3 = or i1 %1, %2 ret i1 %3 } define i1 @or_icmp3(i32 %x, i32 %y) { ; CHECK-LABEL: @or_icmp3( ; CHECK-NEXT: [[TMP1:%.*]] = icmp uge i32 %x, %y ; CHECK-NEXT: ret i1 [[TMP1]] ; %1 = icmp uge i32 %x, %y %2 = icmp eq i32 %y, 0 %3 = or i1 %1, %2 ret i1 %3 } define i1 @disjoint_cmps(i32 %A) { ; CHECK-LABEL: @disjoint_cmps( ; CHECK-NEXT: ret i1 false ; %B = icmp eq i32 %A, 1 %C = icmp sge i32 %A, 3 %D = and i1 %B, %C ret i1 %D } define i1 @disjoint_cmps2(i32 %X) { ; CHECK-LABEL: @disjoint_cmps2( ; CHECK-NEXT: ret i1 false ; %a = icmp ult i32 %X, 31 %b = icmp slt i32 %X, 0 %c = and i1 %a, %b ret i1 %c } ; PR27869 - Look through casts to eliminate cmps and bitwise logic. define i32 @and_of_zexted_icmps(i32 %i) { ; CHECK-LABEL: @and_of_zexted_icmps( ; CHECK-NEXT: ret i32 0 ; %cmp0 = icmp eq i32 %i, 0 %conv0 = zext i1 %cmp0 to i32 %cmp1 = icmp ugt i32 %i, 4 %conv1 = zext i1 %cmp1 to i32 %and = and i32 %conv0, %conv1 ret i32 %and } ; Make sure vectors work too. define <4 x i32> @and_of_zexted_icmps_vec(<4 x i32> %i) { ; CHECK-LABEL: @and_of_zexted_icmps_vec( ; CHECK-NEXT: ret <4 x i32> zeroinitializer ; %cmp0 = icmp eq <4 x i32> %i, zeroinitializer %conv0 = zext <4 x i1> %cmp0 to <4 x i32> %cmp1 = icmp slt <4 x i32> %i, zeroinitializer %conv1 = zext <4 x i1> %cmp1 to <4 x i32> %and = and <4 x i32> %conv0, %conv1 ret <4 x i32> %and } ; Try a different cast and weird types. define i5 @and_of_sexted_icmps(i3 %i) { ; CHECK-LABEL: @and_of_sexted_icmps( ; CHECK-NEXT: ret i5 0 ; %cmp0 = icmp eq i3 %i, 0 %conv0 = sext i1 %cmp0 to i5 %cmp1 = icmp ugt i3 %i, 1 %conv1 = sext i1 %cmp1 to i5 %and = and i5 %conv0, %conv1 ret i5 %and } ; Try a different cast and weird vector types. define i3 @and_of_bitcast_icmps_vec(<3 x i65> %i) { ; CHECK-LABEL: @and_of_bitcast_icmps_vec( ; CHECK-NEXT: ret i3 0 ; %cmp0 = icmp sgt <3 x i65> %i, zeroinitializer %conv0 = bitcast <3 x i1> %cmp0 to i3 %cmp1 = icmp slt <3 x i65> %i, zeroinitializer %conv1 = bitcast <3 x i1> %cmp1 to i3 %and = and i3 %conv0, %conv1 ret i3 %and } ; We can't do this if the casts are different. define i16 @and_of_different_cast_icmps(i8 %i) { ; CHECK-LABEL: @and_of_different_cast_icmps( ; CHECK-NEXT: [[CMP0:%.*]] = icmp eq i8 %i, 0 ; CHECK-NEXT: [[CONV0:%.*]] = zext i1 [[CMP0]] to i16 ; CHECK-NEXT: [[CMP1:%.*]] = icmp eq i8 %i, 1 ; CHECK-NEXT: [[CONV1:%.*]] = sext i1 [[CMP1]] to i16 ; CHECK-NEXT: [[AND:%.*]] = and i16 [[CONV0]], [[CONV1]] ; CHECK-NEXT: ret i16 [[AND]] ; %cmp0 = icmp eq i8 %i, 0 %conv0 = zext i1 %cmp0 to i16 %cmp1 = icmp eq i8 %i, 1 %conv1 = sext i1 %cmp1 to i16 %and = and i16 %conv0, %conv1 ret i16 %and } define <2 x i3> @and_of_different_cast_icmps_vec(<2 x i8> %i, <2 x i16> %j) { ; CHECK-LABEL: @and_of_different_cast_icmps_vec( ; CHECK-NEXT: [[CMP0:%.*]] = icmp eq <2 x i8> %i, zeroinitializer ; CHECK-NEXT: [[CONV0:%.*]] = zext <2 x i1> [[CMP0]] to <2 x i3> ; CHECK-NEXT: [[CMP1:%.*]] = icmp ugt <2 x i16> %j, <i16 1, i16 1> ; CHECK-NEXT: [[CONV1:%.*]] = zext <2 x i1> [[CMP1]] to <2 x i3> ; CHECK-NEXT: [[AND:%.*]] = and <2 x i3> [[CONV0]], [[CONV1]] ; CHECK-NEXT: ret <2 x i3> [[AND]] ; %cmp0 = icmp eq <2 x i8> %i, zeroinitializer %conv0 = zext <2 x i1> %cmp0 to <2 x i3> %cmp1 = icmp ugt <2 x i16> %j, <i16 1, i16 1> %conv1 = zext <2 x i1> %cmp1 to <2 x i3> %and = and <2 x i3> %conv0, %conv1 ret <2 x i3> %and }