HELLO·Android
系统源代码
IT资讯
技术文章
我的收藏
注册
登录
-
我收藏的文章
创建代码块
我的代码块
我的账号
Nougat 7.0
|
7.0.0_r31
下载
查看原文件
收藏
根目录
toolchain
binutils
binutils-2.25
opcodes
sh-opc.h
/* Definitions for SH opcodes. Copyright (C) 1993-2014 Free Software Foundation, Inc. This file is part of the GNU opcodes library. This library is free software; you can redistribute it and/or modify it under the terms of the GNU General Public License as published by the Free Software Foundation; either version 3, or (at your option) any later version. It is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details. You should have received a copy of the GNU General Public License along with this file; see the file COPYING. If not, write to the Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */ #include "bfd.h" typedef enum { HEX_0, HEX_1, HEX_2, HEX_3, HEX_4, HEX_5, HEX_6, HEX_7, HEX_8, HEX_9, HEX_A, HEX_B, HEX_C, HEX_D, HEX_E, HEX_F, HEX_XX00, HEX_00YY, REG_N, REG_N_D, /* nnn0 */ REG_N_B01, /* nn01 */ REG_M, SDT_REG_N, REG_NM, REG_B, BRANCH_12, BRANCH_8, IMM0_4, IMM0_4BY2, IMM0_4BY4, IMM1_4, IMM1_4BY2, IMM1_4BY4, PCRELIMM_8BY2, PCRELIMM_8BY4, IMM0_8, IMM0_8BY2, IMM0_8BY4, IMM1_8, IMM1_8BY2, IMM1_8BY4, PPI, NOPX, NOPY, MOVX, MOVY, MOVX_NOPY, MOVY_NOPX, PSH, PMUL, PPI3, PPI3NC, PDC, PPIC, REPEAT, IMM0_3c, /* xxxx 0iii */ IMM0_3s, /* xxxx 1iii */ IMM0_3Uc, /* 0iii xxxx */ IMM0_3Us, /* 1iii xxxx */ IMM0_20_4, IMM0_20, /* follows IMM0_20_4 */ IMM0_20BY8, /* follows IMM0_20_4 */ DISP0_12, DISP0_12BY2, DISP0_12BY4, DISP0_12BY8, DISP1_12, DISP1_12BY2, DISP1_12BY4, DISP1_12BY8 } sh_nibble_type; typedef enum { A_END, A_BDISP12, A_BDISP8, A_DEC_M, A_DEC_N, A_DISP_GBR, A_PC, A_DISP_PC, A_DISP_PC_ABS, A_DISP_REG_M, A_DISP_REG_N, A_GBR, A_IMM, A_INC_M, A_INC_N, A_IND_M, A_IND_N, A_IND_R0_REG_M, A_IND_R0_REG_N, A_MACH, A_MACL, A_PR, A_R0, A_R0_GBR, A_REG_M, A_REG_N, A_REG_B, A_SR, A_VBR, A_TBR, A_DISP_TBR, A_DISP2_TBR, A_DEC_R15, A_INC_R15, A_MOD, A_RE, A_RS, A_DSR, DSP_REG_M, DSP_REG_N, DSP_REG_X, DSP_REG_Y, DSP_REG_E, DSP_REG_F, DSP_REG_G, DSP_REG_A_M, DSP_REG_AX, DSP_REG_XY, DSP_REG_AY, DSP_REG_YX, AX_INC_N, AY_INC_N, AXY_INC_N, AYX_INC_N, AX_IND_N, AY_IND_N, AXY_IND_N, AYX_IND_N, AX_PMOD_N, AXY_PMOD_N, AY_PMOD_N, AYX_PMOD_N, AS_DEC_N, AS_INC_N, AS_IND_N, AS_PMOD_N, A_A0, A_X0, A_X1, A_Y0, A_Y1, A_SSR, A_SPC, A_SGR, A_DBR, F_REG_N, F_REG_M, D_REG_N, D_REG_M, X_REG_N, /* Only used for argument parsing. */ X_REG_M, /* Only used for argument parsing. */ DX_REG_N, DX_REG_M, V_REG_N, V_REG_M, XMTRX_M4, F_FR0, FPUL_N, FPUL_M, FPSCR_N, FPSCR_M } sh_arg_type; typedef enum { A_A1_NUM = 5, A_A0_NUM = 7, A_X0_NUM, A_X1_NUM, A_Y0_NUM, A_Y1_NUM, A_M0_NUM, A_A1G_NUM, A_M1_NUM, A_A0G_NUM } sh_dsp_reg_nums; /* Return a mask with bits LO to HI (inclusive) set. */ #define MASK(LO,HI) ( LO < 1 ? ((1 << (HI + 1)) - 1) \ : HI > 30 ? (-1 << LO) \ : LO == HI ? (1 << LO) \ : (((1 << (HI + 1)) - 1) & (-1 << LO))) #define arch_sh1_base (1 << 0) #define arch_sh2_base (1 << 1) #define arch_sh2a_sh3_base (1 << 2) #define arch_sh3_base (1 << 3) #define arch_sh2a_sh4_base (1 << 4) #define arch_sh4_base (1 << 5) #define arch_sh4a_base (1 << 6) #define arch_sh2a_base (1 << 7) #define arch_sh_base_mask MASK (0, 7) /* Bits 8 ... 24 are currently free. */ /* This is an annotation on instruction types, but we abuse the arch field in instructions to denote it. */ #define arch_op32 (1 << 25) /* This is a 32-bit opcode. */ #define arch_opann_mask MASK (25, 25) #define arch_sh_no_mmu (1 << 26) #define arch_sh_has_mmu (1 << 27) #define arch_sh_mmu_mask MASK (26, 27) #define arch_sh_no_co (1 << 28) /* Neither FPU nor DSP co-processor. */ #define arch_sh_sp_fpu (1 << 29) /* Single precision FPU. */ #define arch_sh_dp_fpu (1 << 30) /* Double precision FPU. */ #define arch_sh_has_dsp (1 << 31) #define arch_sh_co_mask MASK (28, 31) #define arch_sh1 (arch_sh1_base |arch_sh_no_mmu |arch_sh_no_co) #define arch_sh2 (arch_sh2_base |arch_sh_no_mmu |arch_sh_no_co) #define arch_sh2a (arch_sh2a_base |arch_sh_no_mmu |arch_sh_dp_fpu) #define arch_sh2a_nofpu (arch_sh2a_base |arch_sh_no_mmu |arch_sh_no_co) #define arch_sh2e (arch_sh2_base |arch_sh_no_mmu |arch_sh_sp_fpu) #define arch_sh_dsp (arch_sh2_base |arch_sh_no_mmu |arch_sh_has_dsp) #define arch_sh3_nommu (arch_sh3_base |arch_sh_no_mmu |arch_sh_no_co) #define arch_sh3 (arch_sh3_base |arch_sh_has_mmu|arch_sh_no_co) #define arch_sh3e (arch_sh3_base |arch_sh_has_mmu|arch_sh_sp_fpu) #define arch_sh3_dsp (arch_sh3_base |arch_sh_has_mmu|arch_sh_has_dsp) #define arch_sh4 (arch_sh4_base |arch_sh_has_mmu|arch_sh_dp_fpu) #define arch_sh4a (arch_sh4a_base |arch_sh_has_mmu|arch_sh_dp_fpu) #define arch_sh4al_dsp (arch_sh4a_base |arch_sh_has_mmu|arch_sh_has_dsp) #define arch_sh4_nofpu (arch_sh4_base |arch_sh_has_mmu|arch_sh_no_co) #define arch_sh4a_nofpu (arch_sh4a_base |arch_sh_has_mmu|arch_sh_no_co) #define arch_sh4_nommu_nofpu (arch_sh4_base |arch_sh_no_mmu |arch_sh_no_co) #define arch_sh2a_nofpu_or_sh4_nommu_nofpu (arch_sh2a_sh4_base|arch_sh_no_mmu |arch_sh_no_co) #define arch_sh2a_nofpu_or_sh3_nommu (arch_sh2a_sh3_base|arch_sh_no_mmu |arch_sh_no_co) #define arch_sh2a_or_sh3e (arch_sh2a_sh4_base|arch_sh_no_mmu |arch_sh_sp_fpu) #define arch_sh2a_or_sh4 (arch_sh2a_sh4_base|arch_sh_no_mmu |arch_sh_dp_fpu) #define SH_MERGE_ARCH_SET(SET1, SET2) ((SET1) & (SET2)) #define SH_VALID_BASE_ARCH_SET(SET) (((SET) & arch_sh_base_mask) != 0) #define SH_VALID_MMU_ARCH_SET(SET) (((SET) & arch_sh_mmu_mask) != 0) #define SH_VALID_CO_ARCH_SET(SET) (((SET) & arch_sh_co_mask) != 0) #define SH_VALID_ARCH_SET(SET) \ (SH_VALID_BASE_ARCH_SET (SET) \ && SH_VALID_MMU_ARCH_SET (SET) \ && SH_VALID_CO_ARCH_SET (SET)) #define SH_MERGE_ARCH_SET_VALID(SET1, SET2) \ SH_VALID_ARCH_SET (SH_MERGE_ARCH_SET (SET1, SET2)) #define SH_ARCH_SET_HAS_FPU(SET) \ (((SET) & (arch_sh_sp_fpu | arch_sh_dp_fpu)) != 0) #define SH_ARCH_SET_HAS_DSP(SET) \ (((SET) & arch_sh_has_dsp) != 0) /* This is returned from the functions below when an error occurs (in addition to a call to BFD_FAIL). The value should allow the tools to continue to function in most cases - there may be some confusion between DSP and FPU etc. */ #define SH_ARCH_UNKNOWN_ARCH 0xffffffff /* These are defined in bfd/cpu-sh.c . */ unsigned int sh_get_arch_from_bfd_mach (unsigned long mach); unsigned int sh_get_arch_up_from_bfd_mach (unsigned long mach); unsigned long sh_get_bfd_mach_from_arch_set (unsigned int arch_set); bfd_boolean sh_merge_bfd_arch (bfd *ibfd, bfd *obfd); /* Below are the 'architecture sets'. They describe the following inheritance graph: SH1 | SH2 .------------'|`--------------------------------. / | \ SH-DSP SH3-nommu/SH2A-nofpu SH2E | | |`--------------------. | | | | \| | SH3-nommu SH4-nm-nf/SH2A-nofpu SH3E/SH2A | |\ | | \ | | | | `------. | SH2A-nofpu `----+---.| | | \| \ | SH4/SH2A | SH3 SH4-nommu-nofpu `---------+--. | | | /|\ | | \| | | .-----------' | `--------+---------------------. | SH2A | |/ | / \| | | | .-------' | | | |/ | | SH3-dsp SH4-nofpu SH3E | | |`-------------------------------. | .-----' | | \|/ | SH4A-nofpu SH4 | .------------' `-------------------------------. | |/ \| SH4AL-dsp SH4A */ /* Central branches. */ #define arch_sh_up (arch_sh1 \ | arch_sh2_up) #define arch_sh2_up (arch_sh2 \ | arch_sh2e_up \ | arch_sh2a_nofpu_or_sh3_nommu_up \ | arch_sh_dsp_up) #define arch_sh2a_nofpu_or_sh3_nommu_up (arch_sh2a_nofpu_or_sh3_nommu \ | arch_sh2a_nofpu_or_sh4_nommu_nofpu_up \ | arch_sh2a_or_sh3e_up \ | arch_sh3_nommu_up) #define arch_sh2a_nofpu_or_sh4_nommu_nofpu_up (arch_sh2a_nofpu_or_sh4_nommu_nofpu \ | arch_sh2a_nofpu_up \ | arch_sh2a_or_sh4_up \ | arch_sh4_nommu_nofpu_up) #define arch_sh2a_nofpu_up (arch_sh2a_nofpu \ | arch_sh2a_up) #define arch_sh3_nommu_up (arch_sh3_nommu \ | arch_sh3_up \ | arch_sh4_nommu_nofpu_up) #define arch_sh3_up (arch_sh3 \ | arch_sh3e_up \ | arch_sh3_dsp_up \ | arch_sh4_nofpu_up) #define arch_sh4_nommu_nofpu_up (arch_sh4_nommu_nofpu \ | arch_sh4_nofpu_up) #define arch_sh4_nofpu_up (arch_sh4_nofpu \ | arch_sh4_up \ | arch_sh4a_nofpu_up) #define arch_sh4a_nofpu_up (arch_sh4a_nofpu \ | arch_sh4a_up \ | arch_sh4al_dsp_up) /* Right branches. */ #define arch_sh2e_up (arch_sh2e \ | arch_sh2a_or_sh3e_up) #define arch_sh2a_or_sh3e_up (arch_sh2a_or_sh3e \ | arch_sh2a_or_sh4_up \ | arch_sh3e_up) #define arch_sh2a_or_sh4_up (arch_sh2a_or_sh4 \ | arch_sh2a_up \ | arch_sh4_up) #define arch_sh2a_up (arch_sh2a) #define arch_sh3e_up (arch_sh3e \ | arch_sh4_up) #define arch_sh4_up (arch_sh4 \ | arch_sh4a_up) #define arch_sh4a_up (arch_sh4a) /* Left branch. */ #define arch_sh_dsp_up (arch_sh_dsp \ | arch_sh3_dsp_up) #define arch_sh3_dsp_up (arch_sh3_dsp \ | arch_sh4al_dsp_up) #define arch_sh4al_dsp_up (arch_sh4al_dsp) typedef struct { char *name; sh_arg_type arg[4]; sh_nibble_type nibbles[9]; unsigned int arch; } sh_opcode_info; #ifdef DEFINE_TABLE const sh_opcode_info sh_table[] = { /* 0111nnnni8*1.... add #
,
*/{"add",{A_IMM,A_REG_N},{HEX_7,REG_N,IMM0_8}, arch_sh_up}, /* 0011nnnnmmmm1100 add
,
*/{"add",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_C}, arch_sh_up}, /* 0011nnnnmmmm1110 addc
,
*/{"addc",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_E}, arch_sh_up}, /* 0011nnnnmmmm1111 addv
,
*/{"addv",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_F}, arch_sh_up}, /* 11001001i8*1.... and #
,R0 */{"and",{A_IMM,A_R0},{HEX_C,HEX_9,IMM0_8}, arch_sh_up}, /* 0010nnnnmmmm1001 and
,
*/{"and",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_9}, arch_sh_up}, /* 11001101i8*1.... and.b #
,@(R0,GBR)*/{"and.b",{A_IMM,A_R0_GBR},{HEX_C,HEX_D,IMM0_8}, arch_sh_up}, /* 1010i12......... bra
*/{"bra",{A_BDISP12},{HEX_A,BRANCH_12}, arch_sh_up}, /* 1011i12......... bsr
*/{"bsr",{A_BDISP12},{HEX_B,BRANCH_12}, arch_sh_up}, /* 10001001i8p1.... bt
*/{"bt",{A_BDISP8},{HEX_8,HEX_9,BRANCH_8}, arch_sh_up}, /* 10001011i8p1.... bf
*/{"bf",{A_BDISP8},{HEX_8,HEX_B,BRANCH_8}, arch_sh_up}, /* 10001101i8p1.... bt.s
*/{"bt.s",{A_BDISP8},{HEX_8,HEX_D,BRANCH_8}, arch_sh2_up}, /* 10001101i8p1.... bt/s
*/{"bt/s",{A_BDISP8},{HEX_8,HEX_D,BRANCH_8}, arch_sh2_up}, /* 10001111i8p1.... bf.s
*/{"bf.s",{A_BDISP8},{HEX_8,HEX_F,BRANCH_8}, arch_sh2_up}, /* 10001111i8p1.... bf/s
*/{"bf/s",{A_BDISP8},{HEX_8,HEX_F,BRANCH_8}, arch_sh2_up}, /* 0000000010001000 clrdmxy */{"clrdmxy",{0},{HEX_0,HEX_0,HEX_8,HEX_8}, arch_sh4al_dsp_up}, /* 0000000000101000 clrmac */{"clrmac",{0},{HEX_0,HEX_0,HEX_2,HEX_8}, arch_sh_up}, /* 0000000001001000 clrs */{"clrs",{0},{HEX_0,HEX_0,HEX_4,HEX_8}, arch_sh_up}, /* 0000000000001000 clrt */{"clrt",{0},{HEX_0,HEX_0,HEX_0,HEX_8}, arch_sh_up}, /* 10001000i8*1.... cmp/eq #
,R0 */{"cmp/eq",{A_IMM,A_R0},{HEX_8,HEX_8,IMM0_8}, arch_sh_up}, /* 0011nnnnmmmm0000 cmp/eq
,
*/{"cmp/eq",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_0}, arch_sh_up}, /* 0011nnnnmmmm0011 cmp/ge
,
*/{"cmp/ge",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_3}, arch_sh_up}, /* 0011nnnnmmmm0111 cmp/gt
,
*/{"cmp/gt",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_7}, arch_sh_up}, /* 0011nnnnmmmm0110 cmp/hi
,
*/{"cmp/hi",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_6}, arch_sh_up}, /* 0011nnnnmmmm0010 cmp/hs
,
*/{"cmp/hs",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_2}, arch_sh_up}, /* 0100nnnn00010101 cmp/pl
*/{"cmp/pl",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_5}, arch_sh_up}, /* 0100nnnn00010001 cmp/pz
*/{"cmp/pz",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_1}, arch_sh_up}, /* 0010nnnnmmmm1100 cmp/str
,
*/{"cmp/str",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_C}, arch_sh_up}, /* 0010nnnnmmmm0111 div0s
,
*/{"div0s",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_7}, arch_sh_up}, /* 0000000000011001 div0u */{"div0u",{0},{HEX_0,HEX_0,HEX_1,HEX_9}, arch_sh_up}, /* 0011nnnnmmmm0100 div1
,
*/{"div1",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_4}, arch_sh_up}, /* 0110nnnnmmmm1110 exts.b
,
*/{"exts.b",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_E}, arch_sh_up}, /* 0110nnnnmmmm1111 exts.w
,
*/{"exts.w",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_F}, arch_sh_up}, /* 0110nnnnmmmm1100 extu.b
,
*/{"extu.b",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_C}, arch_sh_up}, /* 0110nnnnmmmm1101 extu.w
,
*/{"extu.w",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_D}, arch_sh_up}, /* 0000nnnn11100011 icbi @
*/{"icbi",{A_IND_N},{HEX_0,REG_N,HEX_E,HEX_3}, arch_sh4a_nofpu_up}, /* 0100nnnn00101011 jmp @
*/{"jmp",{A_IND_N},{HEX_4,REG_N,HEX_2,HEX_B}, arch_sh_up}, /* 0100nnnn00001011 jsr @
*/{"jsr",{A_IND_N},{HEX_4,REG_N,HEX_0,HEX_B}, arch_sh_up}, /* 0100nnnn00001110 ldc
,SR */{"ldc",{A_REG_N,A_SR},{HEX_4,REG_N,HEX_0,HEX_E}, arch_sh_up}, /* 0100nnnn00011110 ldc
,GBR */{"ldc",{A_REG_N,A_GBR},{HEX_4,REG_N,HEX_1,HEX_E}, arch_sh_up}, /* 0100nnnn00111010 ldc
,SGR */{"ldc",{A_REG_N,A_SGR},{HEX_4,REG_N,HEX_3,HEX_A}, arch_sh4_nommu_nofpu_up}, /* 0100mmmm01001010 ldc
,TBR */{"ldc",{A_REG_M,A_TBR},{HEX_4,REG_M,HEX_4,HEX_A}, arch_sh2a_nofpu_up}, /* 0100nnnn00101110 ldc
,VBR */{"ldc",{A_REG_N,A_VBR},{HEX_4,REG_N,HEX_2,HEX_E}, arch_sh_up}, /* 0100nnnn01011110 ldc
,MOD */{"ldc",{A_REG_N,A_MOD},{HEX_4,REG_N,HEX_5,HEX_E}, arch_sh_dsp_up}, /* 0100nnnn01111110 ldc
,RE */{"ldc",{A_REG_N,A_RE},{HEX_4,REG_N,HEX_7,HEX_E}, arch_sh_dsp_up}, /* 0100nnnn01101110 ldc
,RS */{"ldc",{A_REG_N,A_RS},{HEX_4,REG_N,HEX_6,HEX_E}, arch_sh_dsp_up}, /* 0100nnnn00111110 ldc
,SSR */{"ldc",{A_REG_N,A_SSR},{HEX_4,REG_N,HEX_3,HEX_E}, arch_sh3_nommu_up}, /* 0100nnnn01001110 ldc
,SPC */{"ldc",{A_REG_N,A_SPC},{HEX_4,REG_N,HEX_4,HEX_E}, arch_sh3_nommu_up}, /* 0100nnnn11111010 ldc
,DBR */{"ldc",{A_REG_N,A_DBR},{HEX_4,REG_N,HEX_F,HEX_A}, arch_sh4_nommu_nofpu_up}, /* 0100nnnn1xxx1110 ldc
,Rn_BANK */{"ldc",{A_REG_N,A_REG_B},{HEX_4,REG_N,REG_B,HEX_E}, arch_sh3_nommu_up}, /* 0100nnnn00000111 ldc.l @
+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX_4,REG_N,HEX_0,HEX_7}, arch_sh_up}, /* 0100nnnn00010111 ldc.l @
+,GBR */{"ldc.l",{A_INC_N,A_GBR},{HEX_4,REG_N,HEX_1,HEX_7}, arch_sh_up}, /* 0100nnnn00100111 ldc.l @
+,VBR */{"ldc.l",{A_INC_N,A_VBR},{HEX_4,REG_N,HEX_2,HEX_7}, arch_sh_up}, /* 0100nnnn00110110 ldc.l @
+,SGR */{"ldc.l",{A_INC_N,A_SGR},{HEX_4,REG_N,HEX_3,HEX_6}, arch_sh4_nommu_nofpu_up}, /* 0100nnnn01010111 ldc.l @
+,MOD */{"ldc.l",{A_INC_N,A_MOD},{HEX_4,REG_N,HEX_5,HEX_7}, arch_sh_dsp_up}, /* 0100nnnn01110111 ldc.l @
+,RE */{"ldc.l",{A_INC_N,A_RE},{HEX_4,REG_N,HEX_7,HEX_7}, arch_sh_dsp_up}, /* 0100nnnn01100111 ldc.l @
+,RS */{"ldc.l",{A_INC_N,A_RS},{HEX_4,REG_N,HEX_6,HEX_7}, arch_sh_dsp_up}, /* 0100nnnn00110111 ldc.l @
+,SSR */{"ldc.l",{A_INC_N,A_SSR},{HEX_4,REG_N,HEX_3,HEX_7}, arch_sh3_nommu_up}, /* 0100nnnn01000111 ldc.l @
+,SPC */{"ldc.l",{A_INC_N,A_SPC},{HEX_4,REG_N,HEX_4,HEX_7}, arch_sh3_nommu_up}, /* 0100nnnn11110110 ldc.l @
+,DBR */{"ldc.l",{A_INC_N,A_DBR},{HEX_4,REG_N,HEX_F,HEX_6}, arch_sh4_nommu_nofpu_up}, /* 0100nnnn1xxx0111 ldc.l @
+,Rn_BANK */{"ldc.l",{A_INC_N,A_REG_B},{HEX_4,REG_N,REG_B,HEX_7}, arch_sh3_nommu_up}, /* 0100mmmm00110100 ldrc
*/{"ldrc",{A_REG_M},{HEX_4,REG_M,HEX_3,HEX_4}, arch_sh4al_dsp_up}, /* 10001010i8*1.... ldrc #
*/{"ldrc",{A_IMM},{HEX_8,HEX_A,IMM0_8}, arch_sh4al_dsp_up}, /* 10001110i8p2.... ldre @(
,PC) */{"ldre",{A_DISP_PC},{HEX_8,HEX_E,PCRELIMM_8BY2}, arch_sh_dsp_up}, /* 10001100i8p2.... ldrs @(
,PC) */{"ldrs",{A_DISP_PC},{HEX_8,HEX_C,PCRELIMM_8BY2}, arch_sh_dsp_up}, /* 0100nnnn00001010 lds
,MACH */{"lds",{A_REG_N,A_MACH},{HEX_4,REG_N,HEX_0,HEX_A}, arch_sh_up}, /* 0100nnnn00011010 lds
,MACL */{"lds",{A_REG_N,A_MACL},{HEX_4,REG_N,HEX_1,HEX_A}, arch_sh_up}, /* 0100nnnn00101010 lds
,PR */{"lds",{A_REG_N,A_PR},{HEX_4,REG_N,HEX_2,HEX_A}, arch_sh_up}, /* 0100nnnn01101010 lds
,DSR */{"lds",{A_REG_N,A_DSR},{HEX_4,REG_N,HEX_6,HEX_A}, arch_sh_dsp_up}, /* 0100nnnn01111010 lds
,A0 */{"lds",{A_REG_N,A_A0},{HEX_4,REG_N,HEX_7,HEX_A}, arch_sh_dsp_up}, /* 0100nnnn10001010 lds
,X0 */{"lds",{A_REG_N,A_X0},{HEX_4,REG_N,HEX_8,HEX_A}, arch_sh_dsp_up}, /* 0100nnnn10011010 lds
,X1 */{"lds",{A_REG_N,A_X1},{HEX_4,REG_N,HEX_9,HEX_A}, arch_sh_dsp_up}, /* 0100nnnn10101010 lds
,Y0 */{"lds",{A_REG_N,A_Y0},{HEX_4,REG_N,HEX_A,HEX_A}, arch_sh_dsp_up}, /* 0100nnnn10111010 lds
,Y1 */{"lds",{A_REG_N,A_Y1},{HEX_4,REG_N,HEX_B,HEX_A}, arch_sh_dsp_up}, /* 0100nnnn01011010 lds
,FPUL */{"lds",{A_REG_M,FPUL_N},{HEX_4,REG_M,HEX_5,HEX_A}, arch_sh2e_up}, /* 0100nnnn01101010 lds
,FPSCR */{"lds",{A_REG_M,FPSCR_N},{HEX_4,REG_M,HEX_6,HEX_A}, arch_sh2e_up}, /* 0100nnnn00000110 lds.l @
+,MACH*/{"lds.l",{A_INC_N,A_MACH},{HEX_4,REG_N,HEX_0,HEX_6}, arch_sh_up}, /* 0100nnnn00010110 lds.l @
+,MACL*/{"lds.l",{A_INC_N,A_MACL},{HEX_4,REG_N,HEX_1,HEX_6}, arch_sh_up}, /* 0100nnnn00100110 lds.l @
+,PR */{"lds.l",{A_INC_N,A_PR},{HEX_4,REG_N,HEX_2,HEX_6}, arch_sh_up}, /* 0100nnnn01100110 lds.l @
+,DSR */{"lds.l",{A_INC_N,A_DSR},{HEX_4,REG_N,HEX_6,HEX_6}, arch_sh_dsp_up}, /* 0100nnnn01110110 lds.l @
+,A0 */{"lds.l",{A_INC_N,A_A0},{HEX_4,REG_N,HEX_7,HEX_6}, arch_sh_dsp_up}, /* 0100nnnn10000110 lds.l @
+,X0 */{"lds.l",{A_INC_N,A_X0},{HEX_4,REG_N,HEX_8,HEX_6}, arch_sh_dsp_up}, /* 0100nnnn10010110 lds.l @
+,X1 */{"lds.l",{A_INC_N,A_X1},{HEX_4,REG_N,HEX_9,HEX_6}, arch_sh_dsp_up}, /* 0100nnnn10100110 lds.l @
+,Y0 */{"lds.l",{A_INC_N,A_Y0},{HEX_4,REG_N,HEX_A,HEX_6}, arch_sh_dsp_up}, /* 0100nnnn10110110 lds.l @
+,Y1 */{"lds.l",{A_INC_N,A_Y1},{HEX_4,REG_N,HEX_B,HEX_6}, arch_sh_dsp_up}, /* 0100nnnn01010110 lds.l @
+,FPUL*/{"lds.l",{A_INC_M,FPUL_N},{HEX_4,REG_M,HEX_5,HEX_6}, arch_sh2e_up}, /* 0100nnnn01100110 lds.l @
+,FPSCR*/{"lds.l",{A_INC_M,FPSCR_N},{HEX_4,REG_M,HEX_6,HEX_6}, arch_sh2e_up}, /* 0000000000111000 ldtlb */{"ldtlb",{0},{HEX_0,HEX_0,HEX_3,HEX_8}, arch_sh3_up}, /* 0100nnnnmmmm1111 mac.w @
+,@
+*/{"mac.w",{A_INC_M,A_INC_N},{HEX_4,REG_N,REG_M,HEX_F}, arch_sh_up}, /* 1110nnnni8*1.... mov #
,
*/{"mov",{A_IMM,A_REG_N},{HEX_E,REG_N,IMM0_8}, arch_sh_up}, /* 0110nnnnmmmm0011 mov
,
*/{"mov",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_3}, arch_sh_up}, /* 0000nnnnmmmm0100 mov.b
,@(R0,
)*/{"mov.b",{ A_REG_M,A_IND_R0_REG_N},{HEX_0,REG_N,REG_M,HEX_4}, arch_sh_up}, /* 0010nnnnmmmm0100 mov.b
,@-
*/{"mov.b",{ A_REG_M,A_DEC_N},{HEX_2,REG_N,REG_M,HEX_4}, arch_sh_up}, /* 0010nnnnmmmm0000 mov.b
,@
*/{"mov.b",{ A_REG_M,A_IND_N},{HEX_2,REG_N,REG_M,HEX_0}, arch_sh_up}, /* 10000100mmmmi4*1 mov.b @(
,
),R0*/{"mov.b",{A_DISP_REG_M,A_R0},{HEX_8,HEX_4,REG_M,IMM0_4}, arch_sh_up}, /* 11000100i8*1.... mov.b @(
,GBR),R0*/{"mov.b",{A_DISP_GBR,A_R0},{HEX_C,HEX_4,IMM0_8}, arch_sh_up}, /* 0000nnnnmmmm1100 mov.b @(R0,
),
*/{"mov.b",{A_IND_R0_REG_M,A_REG_N},{HEX_0,REG_N,REG_M,HEX_C}, arch_sh_up}, /* 0110nnnnmmmm0100 mov.b @
+,
*/{"mov.b",{A_INC_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_4}, arch_sh_up}, /* 0110nnnnmmmm0000 mov.b @
,
*/{"mov.b",{A_IND_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_0}, arch_sh_up}, /* 10000000mmmmi4*1 mov.b R0,@(
,
)*/{"mov.b",{A_R0,A_DISP_REG_M},{HEX_8,HEX_0,REG_M,IMM1_4}, arch_sh_up}, /* 11000000i8*1.... mov.b R0,@(
,GBR)*/{"mov.b",{A_R0,A_DISP_GBR},{HEX_C,HEX_0,IMM1_8}, arch_sh_up}, /* 0100nnnn10001011 mov.b R0,@
+ */{"mov.b",{A_R0,A_INC_N},{HEX_4,REG_N,HEX_8,HEX_B}, arch_sh2a_nofpu_up}, /* 0100nnnn11001011 mov.b @-
,R0 */{"mov.b",{A_DEC_M,A_R0},{HEX_4,REG_M,HEX_C,HEX_B}, arch_sh2a_nofpu_up}, /* 0011nnnnmmmm0001 0000dddddddddddd mov.b
,@(
,
) */ {"mov.b",{A_REG_M,A_DISP_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_0,DISP1_12}, arch_sh2a_nofpu_up | arch_op32}, /* 0011nnnnmmmm0001 0100dddddddddddd mov.b @(
,
),
*/ {"mov.b",{A_DISP_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_4,DISP0_12}, arch_sh2a_nofpu_up | arch_op32}, /* 0001nnnnmmmmi4*4 mov.l
,@(
,
)*/{"mov.l",{ A_REG_M,A_DISP_REG_N},{HEX_1,REG_N,REG_M,IMM1_4BY4}, arch_sh_up}, /* 0000nnnnmmmm0110 mov.l
,@(R0,
)*/{"mov.l",{ A_REG_M,A_IND_R0_REG_N},{HEX_0,REG_N,REG_M,HEX_6}, arch_sh_up}, /* 0010nnnnmmmm0110 mov.l
,@-
*/{"mov.l",{ A_REG_M,A_DEC_N},{HEX_2,REG_N,REG_M,HEX_6}, arch_sh_up}, /* 0010nnnnmmmm0010 mov.l
,@
*/{"mov.l",{ A_REG_M,A_IND_N},{HEX_2,REG_N,REG_M,HEX_2}, arch_sh_up}, /* 0101nnnnmmmmi4*4 mov.l @(
,
),
*/{"mov.l",{A_DISP_REG_M,A_REG_N},{HEX_5,REG_N,REG_M,IMM0_4BY4}, arch_sh_up}, /* 11000110i8*4.... mov.l @(
,GBR),R0*/{"mov.l",{A_DISP_GBR,A_R0},{HEX_C,HEX_6,IMM0_8BY4}, arch_sh_up}, /* 1101nnnni8p4.... mov.l @(
,PC),
*/{"mov.l",{A_DISP_PC,A_REG_N},{HEX_D,REG_N,PCRELIMM_8BY4}, arch_sh_up}, /* 0000nnnnmmmm1110 mov.l @(R0,
),
*/{"mov.l",{A_IND_R0_REG_M,A_REG_N},{HEX_0,REG_N,REG_M,HEX_E}, arch_sh_up}, /* 0110nnnnmmmm0110 mov.l @
+,
*/{"mov.l",{A_INC_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_6}, arch_sh_up}, /* 0110nnnnmmmm0010 mov.l @
,
*/{"mov.l",{A_IND_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_2}, arch_sh_up}, /* 11000010i8*4.... mov.l R0,@(
,GBR)*/{"mov.l",{A_R0,A_DISP_GBR},{HEX_C,HEX_2,IMM1_8BY4}, arch_sh_up}, /* 0100nnnn10101011 mov.l R0,@
+ */{"mov.l",{A_R0,A_INC_N},{HEX_4,REG_N,HEX_A,HEX_B}, arch_sh2a_nofpu_up}, /* 0100nnnn11001011 mov.l @-
,R0 */{"mov.l",{A_DEC_M,A_R0},{HEX_4,REG_M,HEX_E,HEX_B}, arch_sh2a_nofpu_up}, /* 0011nnnnmmmm0001 0010dddddddddddd mov.l
,@(
,
) */ {"mov.l",{A_REG_M,A_DISP_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_2,DISP1_12BY4}, arch_sh2a_nofpu_up | arch_op32}, /* 0011nnnnmmmm0001 0110dddddddddddd mov.l @(
,
),
*/ {"mov.l",{A_DISP_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_6,DISP0_12BY4}, arch_sh2a_nofpu_up | arch_op32}, /* 0000nnnnmmmm0101 mov.w
,@(R0,
)*/{"mov.w",{ A_REG_M,A_IND_R0_REG_N},{HEX_0,REG_N,REG_M,HEX_5}, arch_sh_up}, /* 0010nnnnmmmm0101 mov.w
,@-
*/{"mov.w",{ A_REG_M,A_DEC_N},{HEX_2,REG_N,REG_M,HEX_5}, arch_sh_up}, /* 0010nnnnmmmm0001 mov.w
,@
*/{"mov.w",{ A_REG_M,A_IND_N},{HEX_2,REG_N,REG_M,HEX_1}, arch_sh_up}, /* 10000101mmmmi4*2 mov.w @(
,
),R0*/{"mov.w",{A_DISP_REG_M,A_R0},{HEX_8,HEX_5,REG_M,IMM0_4BY2}, arch_sh_up}, /* 11000101i8*2.... mov.w @(
,GBR),R0*/{"mov.w",{A_DISP_GBR,A_R0},{HEX_C,HEX_5,IMM0_8BY2}, arch_sh_up}, /* 1001nnnni8p2.... mov.w @(
,PC),
*/{"mov.w",{A_DISP_PC,A_REG_N},{HEX_9,REG_N,PCRELIMM_8BY2}, arch_sh_up}, /* 0000nnnnmmmm1101 mov.w @(R0,
),
*/{"mov.w",{A_IND_R0_REG_M,A_REG_N},{HEX_0,REG_N,REG_M,HEX_D}, arch_sh_up}, /* 0110nnnnmmmm0101 mov.w @
+,
*/{"mov.w",{A_INC_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_5}, arch_sh_up}, /* 0110nnnnmmmm0001 mov.w @
,
*/{"mov.w",{A_IND_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_1}, arch_sh_up}, /* 10000001mmmmi4*2 mov.w R0,@(
,
)*/{"mov.w",{A_R0,A_DISP_REG_M},{HEX_8,HEX_1,REG_M,IMM1_4BY2}, arch_sh_up}, /* 11000001i8*2.... mov.w R0,@(
,GBR)*/{"mov.w",{A_R0,A_DISP_GBR},{HEX_C,HEX_1,IMM1_8BY2}, arch_sh_up}, /* 0100nnnn10011011 mov.w R0,@
+ */{"mov.w",{A_R0,A_INC_N},{HEX_4,REG_N,HEX_9,HEX_B}, arch_sh2a_nofpu_up}, /* 0100nnnn11011011 mov.w @-
,R0 */{"mov.w",{A_DEC_M,A_R0},{HEX_4,REG_M,HEX_D,HEX_B}, arch_sh2a_nofpu_up}, /* 0011nnnnmmmm0001 0001dddddddddddd mov.w
,@(
,
) */ {"mov.w",{A_REG_M,A_DISP_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_1,DISP1_12BY2}, arch_sh2a_nofpu_up | arch_op32}, /* 0011nnnnmmmm0001 0101dddddddddddd mov.w @(
,
),
*/ {"mov.w",{A_DISP_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_5,DISP0_12BY2}, arch_sh2a_nofpu_up | arch_op32}, /* 11000111i8p4.... mova @(
,PC),R0*/{"mova",{A_DISP_PC,A_R0},{HEX_C,HEX_7,PCRELIMM_8BY4}, arch_sh_up}, /* 0000nnnn11000011 movca.l R0,@
*/{"movca.l",{A_R0,A_IND_N},{HEX_0,REG_N,HEX_C,HEX_3}, arch_sh4_nommu_nofpu_up}, /* 0000nnnn01110011 movco.l r0,@
*/{"movco.l",{A_R0,A_IND_N},{HEX_0,REG_N,HEX_7,HEX_3}, arch_sh4a_nofpu_up}, /* 0000mmmm01100011 movli.l @
,r0 */{"movli.l",{A_IND_M,A_R0},{HEX_0,REG_M,HEX_6,HEX_3}, arch_sh4a_nofpu_up}, /* 0000nnnn00101001 movt
*/{"movt",{A_REG_N},{HEX_0,REG_N,HEX_2,HEX_9}, arch_sh_up}, /* 0100mmmm10101001 movua.l @
,r0 */{"movua.l",{A_IND_M,A_R0},{HEX_4,REG_M,HEX_A,HEX_9}, arch_sh4a_nofpu_up}, /* 0100mmmm11101001 movua.l @
+,r0 */{"movua.l",{A_INC_M,A_R0},{HEX_4,REG_M,HEX_E,HEX_9}, arch_sh4a_nofpu_up}, /* 0010nnnnmmmm1111 muls.w
,
*/{"muls.w",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_F}, arch_sh_up}, /* 0010nnnnmmmm1111 muls
,
*/{"muls",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_F}, arch_sh_up}, /* 0000nnnnmmmm0111 mul.l
,
*/{"mul.l",{ A_REG_M,A_REG_N},{HEX_0,REG_N,REG_M,HEX_7}, arch_sh2_up}, /* 0010nnnnmmmm1110 mulu.w
,
*/{"mulu.w",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_E}, arch_sh_up}, /* 0010nnnnmmmm1110 mulu
,
*/{"mulu",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_E}, arch_sh_up}, /* 0110nnnnmmmm1011 neg
,
*/{"neg",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_B}, arch_sh_up}, /* 0110nnnnmmmm1010 negc
,
*/{"negc",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_A}, arch_sh_up}, /* 0000000000001001 nop */{"nop",{0},{HEX_0,HEX_0,HEX_0,HEX_9}, arch_sh_up}, /* 0110nnnnmmmm0111 not
,
*/{"not",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_7}, arch_sh_up}, /* 0000nnnn10010011 ocbi @
*/{"ocbi",{A_IND_N},{HEX_0,REG_N,HEX_9,HEX_3}, arch_sh4_nommu_nofpu_up}, /* 0000nnnn10100011 ocbp @
*/{"ocbp",{A_IND_N},{HEX_0,REG_N,HEX_A,HEX_3}, arch_sh4_nommu_nofpu_up}, /* 0000nnnn10110011 ocbwb @
*/{"ocbwb",{A_IND_N},{HEX_0,REG_N,HEX_B,HEX_3}, arch_sh4_nommu_nofpu_up}, /* 11001011i8*1.... or #
,R0 */{"or",{A_IMM,A_R0},{HEX_C,HEX_B,IMM0_8}, arch_sh_up}, /* 0010nnnnmmmm1011 or
,
*/{"or",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_B}, arch_sh_up}, /* 11001111i8*1.... or.b #
,@(R0,GBR)*/{"or.b",{A_IMM,A_R0_GBR},{HEX_C,HEX_F,IMM0_8}, arch_sh_up}, /* 0000nnnn10000011 pref @
*/{"pref",{A_IND_N},{HEX_0,REG_N,HEX_8,HEX_3}, arch_sh2a_nofpu_or_sh4_nommu_nofpu_up}, /* 0000nnnn11010011 prefi @
*/{"prefi",{A_IND_N},{HEX_0,REG_N,HEX_D,HEX_3}, arch_sh4a_nofpu_up}, /* 0100nnnn00100100 rotcl
*/{"rotcl",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_4}, arch_sh_up}, /* 0100nnnn00100101 rotcr
*/{"rotcr",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_5}, arch_sh_up}, /* 0100nnnn00000100 rotl
*/{"rotl",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_4}, arch_sh_up}, /* 0100nnnn00000101 rotr
*/{"rotr",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_5}, arch_sh_up}, /* 0000000000101011 rte */{"rte",{0},{HEX_0,HEX_0,HEX_2,HEX_B}, arch_sh_up}, /* 0000000000001011 rts */{"rts",{0},{HEX_0,HEX_0,HEX_0,HEX_B}, arch_sh_up}, /* 0000000010011000 setdmx */{"setdmx",{0},{HEX_0,HEX_0,HEX_9,HEX_8}, arch_sh4al_dsp_up}, /* 0000000011001000 setdmy */{"setdmy",{0},{HEX_0,HEX_0,HEX_C,HEX_8}, arch_sh4al_dsp_up}, /* 0000000001011000 sets */{"sets",{0},{HEX_0,HEX_0,HEX_5,HEX_8}, arch_sh_up}, /* 0000000000011000 sett */{"sett",{0},{HEX_0,HEX_0,HEX_1,HEX_8}, arch_sh_up}, /* 0100nnnn00010100 setrc
*/{"setrc",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_4}, arch_sh_dsp_up}, /* 10000010i8*1.... setrc #
*/{"setrc",{A_IMM},{HEX_8,HEX_2,IMM0_8}, arch_sh_dsp_up}, /* repeat start end
*/{"repeat",{A_DISP_PC,A_DISP_PC,A_REG_N},{REPEAT,REG_N,HEX_1,HEX_4}, arch_sh_dsp_up}, /* repeat start end #
*/{"repeat",{A_DISP_PC,A_DISP_PC,A_IMM},{REPEAT,HEX_2,IMM0_8,HEX_8}, arch_sh_dsp_up}, /* 0100nnnnmmmm1100 shad
,
*/{"shad",{ A_REG_M,A_REG_N},{HEX_4,REG_N,REG_M,HEX_C}, arch_sh2a_nofpu_or_sh3_nommu_up}, /* 0100nnnnmmmm1101 shld
,
*/{"shld",{ A_REG_M,A_REG_N},{HEX_4,REG_N,REG_M,HEX_D}, arch_sh2a_nofpu_or_sh3_nommu_up}, /* 0100nnnn00100000 shal
*/{"shal",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_0}, arch_sh_up}, /* 0100nnnn00100001 shar
*/{"shar",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_1}, arch_sh_up}, /* 0100nnnn00000000 shll
*/{"shll",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_0}, arch_sh_up}, /* 0100nnnn00101000 shll16
*/{"shll16",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_8}, arch_sh_up}, /* 0100nnnn00001000 shll2
*/{"shll2",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_8}, arch_sh_up}, /* 0100nnnn00011000 shll8
*/{"shll8",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_8}, arch_sh_up}, /* 0100nnnn00000001 shlr
*/{"shlr",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_1}, arch_sh_up}, /* 0100nnnn00101001 shlr16
*/{"shlr16",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_9}, arch_sh_up}, /* 0100nnnn00001001 shlr2
*/{"shlr2",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_9}, arch_sh_up}, /* 0100nnnn00011001 shlr8
*/{"shlr8",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_9}, arch_sh_up}, /* 0000000000011011 sleep */{"sleep",{0},{HEX_0,HEX_0,HEX_1,HEX_B}, arch_sh_up}, /* 0000nnnn00000010 stc SR,
*/{"stc",{A_SR,A_REG_N},{HEX_0,REG_N,HEX_0,HEX_2}, arch_sh_up}, /* 0000nnnn00010010 stc GBR,
*/{"stc",{A_GBR,A_REG_N},{HEX_0,REG_N,HEX_1,HEX_2}, arch_sh_up}, /* 0000nnnn00100010 stc VBR,
*/{"stc",{A_VBR,A_REG_N},{HEX_0,REG_N,HEX_2,HEX_2}, arch_sh_up}, /* 0000nnnn01010010 stc MOD,
*/{"stc",{A_MOD,A_REG_N},{HEX_0,REG_N,HEX_5,HEX_2}, arch_sh_dsp_up}, /* 0000nnnn01110010 stc RE,
*/{"stc",{A_RE,A_REG_N},{HEX_0,REG_N,HEX_7,HEX_2}, arch_sh_dsp_up}, /* 0000nnnn01100010 stc RS,
*/{"stc",{A_RS,A_REG_N},{HEX_0,REG_N,HEX_6,HEX_2}, arch_sh_dsp_up}, /* 0000nnnn00110010 stc SSR,
*/{"stc",{A_SSR,A_REG_N},{HEX_0,REG_N,HEX_3,HEX_2}, arch_sh3_nommu_up}, /* 0000nnnn01000010 stc SPC,
*/{"stc",{A_SPC,A_REG_N},{HEX_0,REG_N,HEX_4,HEX_2}, arch_sh3_nommu_up}, /* 0000nnnn00111010 stc SGR,
*/{"stc",{A_SGR,A_REG_N},{HEX_0,REG_N,HEX_3,HEX_A}, arch_sh4_nommu_nofpu_up}, /* 0000nnnn11111010 stc DBR,
*/{"stc",{A_DBR,A_REG_N},{HEX_0,REG_N,HEX_F,HEX_A}, arch_sh4_nommu_nofpu_up}, /* 0000nnnn1xxx0010 stc Rn_BANK,